# ZedBoard HDMI Display Controller Tutorial



# **Revision History**

| Version | Description                                              | Date         |
|---------|----------------------------------------------------------|--------------|
| 1.0     | HDMI Display Controller Tutorial                         | Mar 25, 2014 |
|         | Vivado 2013.3 version                                    |              |
| 1.1     | Fix typo in S_AXI_HP0_ACLK connection instructions       | Jun 23, 2014 |
|         | Add instructions to assign address to axi_vdma_0 core    |              |
|         | TCL script updated to configure AXI4-Stream to Video Out |              |
|         | core for Master timing mode.                             |              |
|         | Fix typo in XDC constraints file.                        |              |
| 1.2     | Port to Vivado 2013.4                                    | Jun 23, 2014 |
| 1.3     | Port to Vivado 2014.1                                    | Jun 23, 2014 |



# **Table of Contents**

| able of Contents       2         able of Figures       3         able of Tables       3         bout this Guide       - 1 -         troduction       - 2 -         Requirements       - 2 -         Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 - |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| able of Figures       3         able of Tables       3         bout this Guide       - 1 -         troduction       - 2 -         Requirements       - 2 -         Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 -                                  |
| able of Tables       3         cout this Guide       - 1 -         troduction       - 2 -         Requirements       - 2 -         Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 -                                                                  |
| bout this Guide       - 1 -         troduction       - 2 -         Requirements       - 2 -         Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 -                                                                                                 |
| troduction       - 2 -         Requirements       - 2 -         Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 -                                                                                                                                     |
| Requirements       - 2 -         Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 -                                                                                                                                                                    |
| Software       - 2 -         Hardware       - 2 -         Zynq embedded design tools       - 2 -         Xilinx Video IP       - 2 -         Setup       - 3 -         Extract the tutorial archive on your computer       - 3 -                                                                                                                                                                                                     |
| Hardware                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Zynq embedded design tools                                                                                                                                                                                                                                                                                                                                                                                                           |
| Xilinx Video IP 2 -  Setup 3 -  Extract the tutorial archive on your computer 3 -                                                                                                                                                                                                                                                                                                                                                    |
| Setup 3 -  Extract the tutorial archive on your computer 3 -                                                                                                                                                                                                                                                                                                                                                                         |
| Extract the tutorial archive on your computer3 -                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ıtorial Overview4 -                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Reusable Components 4 -                                                                                                                                                                                                                                                                                                                                                                                                              |
| HDMI Display Controller Overview 5 -                                                                                                                                                                                                                                                                                                                                                                                                 |
| Embedded Design with Processor 5 -                                                                                                                                                                                                                                                                                                                                                                                                   |
| HDMI I2C Controller5 -                                                                                                                                                                                                                                                                                                                                                                                                               |
| HDMI Video Interface 5 -                                                                                                                                                                                                                                                                                                                                                                                                             |
| AXI4-Stream Bridges 6 -                                                                                                                                                                                                                                                                                                                                                                                                              |
| plement an HDMI Display Controller7 -                                                                                                                                                                                                                                                                                                                                                                                                |
| Licensing the Video and Image Processing Pack IP Cores7 -                                                                                                                                                                                                                                                                                                                                                                            |
| Create a new Vivado project7 -                                                                                                                                                                                                                                                                                                                                                                                                       |
| Create the Embedded Hardware Design with IP Integrator 9 -                                                                                                                                                                                                                                                                                                                                                                           |
| Add the Video and AXI4-Stream clocks 10 -                                                                                                                                                                                                                                                                                                                                                                                            |
| Add the HDMI I2C Controller 12 -                                                                                                                                                                                                                                                                                                                                                                                                     |
| Add the Video Output Path 14 -                                                                                                                                                                                                                                                                                                                                                                                                       |
| Build the hardware with Vivado Design Suite 18 -                                                                                                                                                                                                                                                                                                                                                                                     |
| Create the Embedded Software Application with SDK 20 -                                                                                                                                                                                                                                                                                                                                                                               |
| Set up your ZedBoard Hardware                                                                                                                                                                                                                                                                                                                                                                                                        |
| Execute the HDMI Display Controller Design on Hardware using SDK 26 -                                                                                                                                                                                                                                                                                                                                                                |
| eferences 28 -                                                                                                                                                                                                                                                                                                                                                                                                                       |



| Known Issues and Limitations                                 | 29  |
|--------------------------------------------------------------|-----|
| Hello World Template – error: conflicting types for 'print'  | 29  |
| Troubleshooting                                              | 30  |
|                                                              |     |
| Table of Figures                                             |     |
| Figure 1 – HDMI Display Controller                           | - 5 |
| Figure 2 – Create Block Design                               |     |
| Figure 3 – Designer Assistance – Add IP                      |     |
| Figure 4 – Designer Assistance – Run Block Automation        |     |
| Figure 5 –Run Block Automation                               |     |
| Figure 6 – AXI IIC - Block Properties                        |     |
| Figure 7 – Run Connection Automation – /zed_hdmi_iic_0/S_AXI |     |
| Figure 8 – Run Connection Automation – /zed_hdmi_iic_0/IIC   |     |
| Figure 9 – External Interface Properties – zed_hdmi_iic      |     |
| Figure 10 – Validate Design                                  | 14  |
| Figure 11 – IP Repository Manager                            | 15  |
| Figure 12 – ZED HDMI display sub-modules                     | 16  |
| Figure 13 – Assign Address in Address Editor                 | 18  |
| Figure 14 – Validate Design                                  | 18  |
| Figure 15 – Create HDL Wrapper                               | 19  |
| Figure 16 – Let Vivado manage wrapper and auto-update        | 19  |
| Figure 17 – HDMI Display Controller – Resource Utilization   | 20  |
| Figure 18 – Address Map in SDK system.xml Tab                | 21  |
| Figure 19 – Import from File System – Dialog 1               | 22  |
| Figure 20 – Import into Folder                               | 23  |
| Figure 21 – Import from File System – Dialog 2               | 24  |
|                                                              |     |
| Table of Tables                                              |     |
| Table 1 – New Project Settings                               | - 8 |



# **About this Guide**

This tutorial describes how to create a Vivado IP Integrator video design from scratch.

This manual contains the following chapters:

- Chapter "Introduction" describes the hardware and software required for this tutorial.
- Chapter "Tutorial Overview" provides a general overview of this tutorial.
- Chapter "Implement an HDMI Display Controller" describes the steps required to implement an Embedded System that implements an HDMI Display Controller Tutorial.
- Appendix "References" provides a list of references to documentation related to the Video IP cores.
- Appendix "Known Issues and Limitations" provides a list of known issues and limitations with the tools and/or IP used in this tutorial.
- Appendix "Troubleshooting" provides a list of troubleshooting suggestions for this tutorial.



# Introduction

### Requirements

The software and hardware requirements for this tutorial are described in the following sections.

#### **Software**

The software required to build, and run the demonstrations is:

- Xilinx Vivado 2013.4
- Terminal Emulator (HyperTerminal or TeraTerm)

#### Hardware

The bare minimum required to run this reference design is:

- Computer with a minimum of 4 GB to complete a design<sup>1</sup>
- ZedBoard (including power supply and cables)
- HDMI (or DVI-D) monitor, including HDMI cable

## Zynq embedded design tools

This tutorial assumes that you have experience creating Zynq embedded designs. More specifically, it assumes a working knowledge of Vivado tools, including IPI (Vivado IP Integrator) and SDK.

If you do not have this experience, it is HIGHLY recommended that you follow the **Introduction to Zynq** on-line training course, available on zedboard.org.

http://www.zedboard.org/course/introduction-zyng

#### Xilinx Video IP

This tutorial will make use of several of Xilinx's Video IP cores.

<sup>1</sup> Refer to http://www.xilinx.com/design-tools/vivado/memory.htm



Although it is possible to complete this tutorial without consulting the datasheets for these Video IP cores, it is strongly recommended to consult the datasheets for each Video IP core to fully understand and appreciate their potential.

#### **Video Timing Controller**

http://www.xilinx.com/products/intellectual-property/EF-DI-VID-TIMING.htm

#### **AXI4-Stream to Video Output**

http://www.xilinx.com/products/intellectual-property/axi4 stream to video out.htm

#### **AXI Video DMA**

http://www.xilinx.com/products/intellectual-property/axi\_video\_dma.htm In particular interest is the "Triple Frame Buffer Example" chapter

For the full list of Xilinx Video IP Cores, refer to the following web page: http://www.xilinx.com/ipcenter/video/video\_core\_listing.htm

#### Setup

Before you begin this tutorial, carefully read the following sections which will describe how to extract the tutorial archive and how to test your video equipment.

#### Extract the tutorial archive on your computer

Extract the tutorial archive in the root of your C:\ drive. It will contain the following directories

C:\AVNET\_ZED\_HDMI\2014\_1\avnet\_zed\_hdmi\_core

C:\AVNET\_ZED\_HDMI\2014\_1\constraints

C:\AVNET\_ZED\_HDMI\2014\_1\code

C:\AVNET ZED HDMI\2014 1\scripts



# **Tutorial Overview**

This tutorial will guide you in creating a video design that implements an HDMI display controller for the ZedBoard.

## **Reusable Components**

The tutorial will make use of reusable components:

- IP Core
  - ZedBoard HDMI Output
- TCL script : automatically create IP Integrator sub-modules
  - o **zed\_hdmi\_display.tcl** : video output path, 24 bits RGB format
- XDC constraints : defines pinout and constraints for various carriers
  - zedboad\_hdmi\_display.xdc : constraints for ZedBoard
- C source code : provides example initialization code
  - o **zed\_hdmi\_display.c/.h** : init code for HDMI display controller



## **HDMI Display Controller Overview**

The HDMI display controller will make use of the AXI Video DMA IP core, as shown below.



Figure 1 - HDMI Display Controller

The AXI Video DMA core will fetch video content from the Zynq's external memory via one of the High-Performance Ports (HP0), and produce video content in the AXI4-Stream protocol.

# **Embedded Design with Processor**

This design requires an embedded design that contains a processor, as well as the following peripherals:

- · external memory
- serial port (UART or USB-UART)

This tutorial will create a Zynq based embedded design.

#### **HDMI I2C Controller**

Once the embedded processor design is created, an I2C controller is implemented with the following Xilinx IP core:

- AXI I2C Controller
  - o not shown in the previous block diagram, this core will allow the processor to configure the following hardware peripheral:
    - ADV7511 : HDMI output device

#### **HDMI Video Interface**

The following core, provided with the tutorial, will be used to interface to the ADV7511 device on the ZedBoard. It is important to note that, on the ZedBoard, the ADV7511 device is used in 16 bits YCbCr 4:2:2 mode, with external syncs.



- ZED HDMI Output
  - this core contains minimal logic for the 16 bit video data sent to the ADV7511 HDMI output device.

The HDMI Output IP core makes a generic parallel video interface available to the design.

## **AXI4-Stream Bridges**

The following cores are used to bridge between the HDMI interface and the AXI4-Stream protocol.

- Video Timing Controller
  - o this core is capable of:
    - detecting the video timing on a video input interface
    - (re)generating video timing for a video output interface
  - o a single VTC core will be used:
    - to generate the video timing required for the HDMI output interface.
- AXI4-Stream to Video Output
  - this core generates a generic parallel video interface (ie. DVI/HDMI) from a AXI4-Stream for Video interface
  - the core includes a FIFO allowing the AXI4-Stream for Video interface to run on a different clock



# Implement an HDMI Display Controller

In this section, a new Vivado project will be created, implementing the HDMI Display Controller design for the Avnet FMC-IMAGEON module.

## Licensing the Video and Image Processing Pack IP Cores

This design uses several of the Xilinx Video and Image Processing Pack IP cores that must be licensed prior to use. Follow these steps to request an evaluation license:

- Go to: www.xilinx.com/products/intellectual-property/EF-DI-VID-IMG-IP-PACK
- Click the Evaluate link located on the upper-left of the web page, and follow the online instructions



3. The generated license file is sent by email. Follow the enclosed instructions to add the evaluation license features for the Video and Image Processing Pack.

#### Create a new Vivado project

To create a new project, start the Vivado™ design and analysis software and create a project with an embedded processor system as the top level.

- 1. Start the Vivado 2013.4 software.
- 2. Select Create New Project to open the New Project wizard
- 3. Use the information in the table below to make your selections in the wizard screen

| Wizard Screen | System Property  | Setting or Command to Use                                  |
|---------------|------------------|------------------------------------------------------------|
| Project Name  | Project name     | Specify the project name, such as: tutorial                |
|               | Project location | Specify the directory in which to store the project files: |



|                     |                                       | C:\AVNET_ZED_HDMI\2014_1                                                        |
|---------------------|---------------------------------------|---------------------------------------------------------------------------------|
|                     | Create Project Subdirectory           | Leave this checked.                                                             |
| Project Type        | Specify the type of project to create | Use the default selection, specify RTL Project.                                 |
| Add Sources         |                                       | Do not make any changes on this screen.                                         |
| Add Existing IP     |                                       | Do not make any changes on this screen.                                         |
| Add Constraints     |                                       | Do not make any changes on this screen.                                         |
| Default Part        | Specify                               | Select Boards.                                                                  |
|                     | Filter                                | In the Family list, select <b>Zynq-7000</b>                                     |
|                     | Board list                            | Select the following board:                                                     |
|                     |                                       | ZedBoard Zynq Evaluation and Development Kit                                    |
| New Project Summary | Project summary                       | Review the project summary before clicking <b>Finish</b> to create the project. |

Table 1 - New Project Settings

When you click **Finish**, the New Project wizard closes and the project you just created opens in Vivado.



## Create the Embedded Hardware Design with IP Integrator

This section will guide you on how to create a basic embedded hardware design.

Create a new Vivado IP Integrator block diagram.

- 1. Click **Create Block Design** in the **IP Integrator** flow navigator. The Create Block Design dialog opens.
- 2. Specify a design name for the block diagram and click **OK**.
- 3. Click Next.



Figure 2 - Create Block Design

Notice that Vivado IP Integrator provides design assistance:



Figure 3 - Designer Assistance - Add IP

Add the ZYNQ7 Processing System core to the block design.

- Click Add IP in the design assistance or
- Right-click in the block design, then select Add IP.
- 5. Select the **ZYNQ7 Processing System** core, then click **ENTER** (or double-click selection)

Notice that Vivado IP Integrator provides additional design assistance:





Figure 4 – Designer Assistance – Run Block Automation

Configure the ZYNQ7 Processing System core using the designer assistance:

- 6. Click **Run Block Automation** in the design assistance
- 7. Select /processing\_system7\_0
- 8. Make sure the **Apply Board Preset** option is selected.
- 9. Click **OK**.



Figure 5 -Run Block Automation

#### Add the Video and AXI4-Stream clocks

This video design will use two video related clocks:

- 150MHz : clock for AXI4-Stream based interconnect and IP cores
- 148.5 MHz : clock for the HDMI output interface

Creating a separate clock for the HDMI output interface allows it to be eventually changed for different video resolution, without having to change the AXI4-Stream clock.

Configure the ZYNQ7 Processing System to generate a 150MHz clock on its FCLK\_CLK1 port, which will be used for the AXI4-Stream based interconnect and cores.



In addition, generate a 100MHz clock on its FCLK\_CLK2 port, which will be used to derive the 148.5MHz clock used for the HDMI output interface.

- 1. Double-click on the ZYNQ7 Processing System core.
- 2. Click on the Clock Generation block
- 3. Expand the PL Fabric Clocks section
- 4. For the **FCLK\_CLK0** clock
- 5. Specify a Requested Frequency of 75MHz.
- 6. Select the FCLK CLK1 clock
- 7. Specify a Requested Frequency of 150MHz.
- 8. Select the FCLK\_CLK2 clock
- 9. Specify a Requested Frequency of 100MHz.

The FCLK\_RESET1\_N port will also be enabled, providing a reset for the FCLK\_CLK1 clock domain.

- 10. In the Page Navigator on the left, select the PS-PL Configuration
- 11. Expand the General section
- 12. Expand the **Enable Clock Resets** sub-section
- 13. Select the FCLK RESET1 N reset
- 14. Click **OK**.

Add a the **Clocking Wizard** IP core to the block diagram, and configure it to use the 100MHz FCLK CLK2 clock to generate a 148.5 MHz clock.

- 15. Right-click in a blank portion of the block design, then select Add IP.
- 16. Select the **Clocking Wizard** core, then click **ENTER** (or double-click selection)
- 17. Double-click on the Clocking Wizard core.
- 18. Under the Clocking Options tab:
  - a. Specify 100.0 MHz for the Primary Input Clock frequency
- 19. Under the Output Clocks tab:
  - a. Specify 148.5 MHz for the clk\_out1 output clock
  - b. De-select the reset port
  - c. De-select the locked port

Connect the Clocking Wizard core's **clk\_in1** port to the ZYNQ7's **FCLK\_CLK2** port.

- 20. Select the Clocking Wizard core's clk\_in1 port
- 21. Click and hold the left mouse button, then drag to the ZYNQ7's FCLK CLK2 port.
- 22. Release the mouse button to make the connection



#### Add the HDMI I2C Controller

Add the **AXI IIC** IP core to the design, which will be used to configure the HDMI output interface (ADV7511) via I2C.

- 1. Right-click in a blank portion of the block design, then select Add IP.
- Select the AXI IIC core, then click ENTER (or double-click selection)

Rename the IIC controller to zed\_hdmi\_iic\_0.

- 3. Select the **AXI IIC** core in the block diagram.
- In the Block Properties dialog, modify the Name of the block to zed\_hdmi\_iic\_0



Figure 6 - AXI IIC - Block Properties

Use the designer assistance to connect the AXI IIC core to the ZYNQ7 Processing System's GP0 port.

- 5. Click Run Connection Automation in the design assistance
- 6. Select /zed\_hdmi\_iic\_0/S\_AXI
- 7. The Run Connection Automation dialog will appear
- 8. For the Clock Connection, select /processing\_system7\_0/FCLK\_CLK0
- 9. Click OK.





Figure 7 - Run Connection Automation - /zed\_hdmi\_iic\_0/S\_AXI

Use the designer assistance to connect the AXI IIC core's external I/O

- 10. Click Run Connection Automation in the design assistance
- 11. Select /zed hdmi iic 0/IIC
- 12. [If the **Select Board Interface** drop down list appears, specify **Custom**]
- 13. Click **OK**.



Figure 8 - Run Connection Automation - /zed\_hdmi\_iic\_0/IIC

Rename the external iic\_rtl port to zed\_hdmi\_iic

- 14. Select the **iic\_rtl** external port in the block diagram.
- 15. In the External Interface Properties dialog, modify the Name of the block to zed\_hdmi\_iic





Figure 9 - External Interface Properties - zed\_hdmi\_iic

At this point, validate that you have a correct design.

- 16. Right-click in a blank portion of the block design, then select Validate Design
- 17. If successful, Click **OK** and proceed with the next section. Otherwise, fix any errors in the design before proceeding.



Figure 10 - Validate Design

## Add the Video Output Path

The video pipeline will make use of Avnet provided IP cores. In order for Vivado Design Suite to recognize these cores, we need to add the location of the Avnet ZED HDMI core to the repository path.

- In the Vivado menu, select Tools => Project Settings.
   The Project Settings dialog opens.
- 2. Click on the IP icon on the left.
- 3. In the Repository Manager tab, click the Add Repository button.
- Specify the "C:\AVNET\_ZED\_HDMI\2014\_1\avnet\_zed\_hdmi\_core" directory, then click the Select button.

The following IP core should be detected and appear in the IP in Selected Repository window:



ZedBoard - HDMI Output



Figure 11 - IP Repository Manager

5. Click OK.

The display controller will work in the 24bits RGB color space. The following TCL script will be used to create the video output path, including the HDMI output and Video DMA cores:

• **zed\_hdmi\_display.tcl**: video output path, 24 bits RGB format

Use the TCL console to run the TCL script.

6. In the **Tcl Console**, enter the following command to generate the video output path. **source C:/AVNET\_ZED\_HDMI/2014\_1/scripts/zed\_hdmi\_display.tcl** then press {ENTER}

This will create one new video sub-module in your block diagram.





Figure 12 – ZED HDMI display sub-modules

Connect the AXI4-Lite clocks to the ZYNQ7 Processing System's FCLK\_CLK0 port.

- 7. Select the zed\_hdmi\_display sub-module's axi4lite\_ clk port
- 8. Click and hold the left mouse button, then drag to the ZYNQ7's FCLK\_CLK0 port.
- 9. Release the mouse button to make the connection

Connect the AXI4-Lite resets to the rst\_processing\_system7\_0\_###M core's peripheral\_aresetn port.

- 10. Select the zed\_hdmi\_display sub-module's axi4lite\_aresetn port
- 11. Click and hold the left mouse button, then drag to the rst\_processing\_system7\_0\_###M core's peripheral\_aresetn[0:0] port.
- 12. Release the mouse button to make the connection

Use the designer assistance to connect the VTC core's and the VDMA cores's control port (vtc\_ctrl & vdma\_ctrl) to the ZYNQ7 Processing System's GP0 port.

- 13. Click Run Connection Automation in the design assistance
- 14. Select /zed\_hdmi\_display/vtc\_ctrl
- 15. The Run Connection Automation dialog will appear
- 16. For the Clock Connection, select /processing\_system7\_0/FCLK\_CLK0
- 17. Click **OK**.
- 18. Click Run Connection Automation in the design assistance
- 19. Select /zed hdmi display/vdma ctrl
- 20. The Run Connection Automation dialog will appear
- 21. For the Clock Connection, select /processing\_system7\_0/FCLK\_CLK0
- 22. Click **OK**.

Connect the AXI4-Stream clocks to the ZYNQ7 Processing System's FCLK CLK1 port.

- 23. Select the zed\_hdmi\_display sub-module's axi4s\_clk port
- Click and hold the left mouse button, then drag to the ZYNQ7's FCLK\_CLK1 port.



25. Release the mouse button to make the connection.

Connect the AXI4-Stream reset to the ZYNQ7 Processing System's FCLK\_RESET1\_N port.

- 1. Select the zed\_hdmi\_display sub-module's axi4s\_resetn port
- 2. Click and hold the left mouse button, then drag to the ZYNQ7's FCLK\_RESET1\_N port.
- 3. Release the mouse button to make the connection.

Connect the HDMI output clock to the Clocking Wizard's 148.5MHz clock.

- 4. **Select** the zed hdmi display sub-module's **hdmio clk** port
- 5. Click and hold the left mouse button, then drag to the clk\_wiz\_0 core's **clk\_out1** port.
- 6. Release the mouse button to make the connection.

Configure the ZYNQ7 Processing System to enable the HP0 high-performance port.

- 7. Double-click on the ZYNQ7 Processing System core.
- 8. Click on the High Performance AXI 32b/64b Slave Ports block
- 9. Expand the HP Slave AXI Interface section
- 10. Select the **S AXI HP0 interface** port
- 11. Click **OK**.

Connect the HP0 clock to the ZYNQ7 Processing System's FCLK CLK1 port.

- 12. Select the ZYNQ7's **S\_AXI\_HP0\_ACLK** port
- 13. Click and hold the left mouse button, then drag to the ZYNQ7's FCLK\_CLK1 port.
- 14. Release the mouse button to make the connection.

Connect the zed\_hdmi\_display sub-module's M00\_AXI port to the ZYNQ7's S\_AXI\_HP0 port.

- 15. Select the zed\_hdmi\_display sub-module's M00\_AXI port
- 16. Click and hold the left mouse button, then drag to the ZYNQ7's S AXI HP0 port.
- 17. Release the mouse button to make the connection.

Connect the HDMI I/O ports (hdmio\_io) to external ports

- 18. **Select** the zed\_hdmi\_display sub-module's **hdmio\_io** port
- 19. Right-click, then select Make External

In the Address Editor tab, specify an address (Auto Assign Address) for the zed\_hdmi\_display/axi\_vdma\_0 core's HP0\_DDR\_LOWOCM address space.

- 1. Select the Address Editor tab
- 2. In the Address Editor, Expand the **zed\_hdmi\_display\_0/axi\_vdma\_0** item
- 3. Expand the Data\_MM2S item
- 4. Expand the Unmapped Slaves item
- 5. Right-click on the processing\_system7\_0 item, then select Assign Address





Figure 13 - Assign Address in Address Editor

At this point, validate that you have a correct design.

- 20. Right-click in a blank portion of the block design, then select Validate Design
- 21. If successful, Click **OK** and proceed with the next section. Otherwise, fix any errors in the design before proceeding.



Figure 14 - Validate Design

Save the block diagram

22. In the menu, select File => Save Block Design

#### **Build the hardware with Vivado Design Suite**

Create the top level HDL file.

1. In the **Sources** tab, select the block diagram







Figure 15 - Create HDL Wrapper

When asked whether to add or copy the HDL wrapper, select Let Vivado manage wrapper and auto-update.



Figure 16 - Let Vivado manage wrapper and auto-update



Add the XDC constraints file.

- 4. In the Flow Navigator, under the Project Manager section, click Add Sources.
- 5. Select the Add or Create Constraints option
- 6. Click Next
- 7. In the dialog box that opens, click the Add Files ... button to add an existing XDC file
- 8. Select the following XDC file:
  - a. ..\constraints\zedboard hdmi display.xdc
- 9. Once selected, click OK
- 10. Click Finish.

Build the bitstream.

- 11. In the Flow Navigator, under the Program and Debug section, click Generate Bitstream. A dialog box appears asking whether all the processes starting for synthesis should be done.
- 12. Click Yes.

The "Bitstream Generation Completed" dialog box will open, asking what to do Next.

- 13. Select Open Implemented Design
- 14. Click **OK**.

The resource utilization and power estimation for this design can be seen in the Project Summary. Note that results may be different depending on the video format chosen, and for different carriers.



Figure 17 - HDMI Display Controller - Resource Utilization

You have successfully created the hardware design!

#### Create the Embedded Software Application with SDK

Launch SDK from Vivado Design Suite.



- In the Vivado menu, Select File > Export > Export Hardware for SDK.
   The "Export Hardware for SDK" dialog box opens.
   By default, the "Include Bitstream" and "Export Hardware" check boxes are checked.
- 2. Check the Launch SDK check box.
- 3. Click OK. SDK opens.

Notice that when SDK launched, the hardware description file was automatically read in. The system.xml tab shows the address map for the entire Processing System.



Figure 18 - Address Map in SDK system.xml Tab

Create a standalone BSP (board support package).

- 4. In the SDK menu, select **File** => **New** => **Board Support Package**. The New Board Support Package Project dialog box opens.
- 5. In the **Project name** field, type "hdmi\_display\_bsp".
- Keep the default settings, and click Finish.
   The Board Support Package Settings dialog box opens.



7. Click OK.

If the Build Automatically setting is enabled, SDK will automatically build the standalone BSP.

Create a new C project.

- 8. In the SDK menu, select **File** => **New** => **Application Project**. The Application Project dialog box opens.
- 9. In the **Project Name** field, type "hdmi\_display\_app".
- For the Board Support Package, select Use Existing, then select the BSP that was created previously.
- 11. Click Next.
  - The Templates dialog box opens.
- 12. Select the **Hello World** template.
- 13. Click Finish.

Import the provided example source files for the hdmi\_display.

- 1. In the Project Explorer window, select the hdmi\_display\_app application
- 2. Right-click, then select **Import** from the pop-up menu. The Import wizard appears.
- 3. Expand the General section
- 4. Select File System, then click Next.



Figure 19 - Import from File System - Dialog 1

The next dialog of the Import wizard appears.



- 5. Next to the **From directory** field, click the **Browse** button
- Specify the following directory:
   C:\AVNET\_ZED\_HDMI\2014\_1\code\zed\_hdmi\_display
- 7. Click **OK**
- 8. Select the following source files:

```
video_frame_buffer.c
video_frame_buffer.h
video_generation.c
video_generation.h
video_resolution.c
video_resolution.h
zed_hdmi_display.c
zed_hdmi_display.h
zed_iic_axi.c
zed_iic.h
```

- 9. Next to the **Into directory** field, click the **Browse** button
- 10. Specify the following directory: hdmi\_display\_app\src, then click OK



Figure 20 - Import into Folder





Figure 21 - Import from File System - Dialog 2

#### 11. Click Finish.



#### Modify the hello world application

12. Open the helloworld.c file and edit the source code as follows:

```
* helloworld.c: simple test application
#include <stdio.h>
#include "platform.h"
#include "zed_hdmi_display.h"
zed_hdmi_display_t demo;
                                  strange bug:
//void print(char *str);
void print( const char *str);
                                  when vtc driver is active, need to modify print
int main()
                                  declaration to match the one in xil_printf.h
    init platform();
    print("Hello World\n\r");
    demo.uBaseAddr_IIC_HdmiOut = XPAR_ZED_HDMI_IIC_0_BASEADDR;
    demo.uDeviceId VTC HdmioGenerator =
        XPAR_ZED_HDMI_DISPLAY_V_TC_0_DEVICE_ID;
    demo.uDeviceId VDMA HdmiDisplay = XPAR ZED HDMI DISPLAY AXI VDMA 0 DEVICE ID;
    demo.uBaseAddr_MEM_HdmiDisplay = XPAR_DDR_MEM_BASEADDR + 0x10000000;
demo.uNumFrames_HdmiDisplay = XPAR_AXIVDMA_0_NUM_FSTORES;
    zed_hdmi_display_init( &demo );
    return 0;
}
```

13. If the Build Automatically setting is enabled, SDK will automatically build the application. If not, right-click on the application and select **Build Project** to build the application.

You have successfully created the software application!



## Set up your ZedBoard Hardware

Setup your ZedBoard hardware, as described below.

1. Set the ZedBoard's boot mode to cascaded JTAG using jumpers

a. JP7, JP8, JP9, JP10, JP11 should all be set to '0'



- 2. Connect a micro USB cable to the ZedBoard's USB-UART connector (J14)
- 3. Connect one of the following JTAG connections:
  - a. Connect platform USB pod to the ZedBoard's JTAG header (J15)
  - b. Connect a micro USB cable to the ZedBoard's on-board Digilent JTAG connector (J17)
- 4. Connect a DVI or HDMI monitor to the ZedBoard's HDMI OUT connector (J9)
- 5. Power on the ZedBoard board
- Open a serial communication utility for the COM port assigned on your system.
   Note: The standard configuration for Zynq Processing System is baud rate 115200, 8 bit, parity

## Execute the HDMI Display Controller Design on Hardware using SDK

From SDK, configure the FPGA bitstream and launch the application.

- In the SDK menu, select Xilinx Tools => Program FPGA
   The "Program FPGA" dialog opens.
- 2. Make sure the path to the bitstream is valid (HINT: If you moved the project, you will need to update the path to the bitstream file)
- Click Program.
  - It will take approximately 10 seconds to program the bitstream to hardware
- Right-click hdmi\_display\_app and select Run as > Run Configurations
- 5. Click Xilinx C/C++ ELF and click New launch configurations.
- 6. The new run configuration is created named **hdmi\_display\_app Debug**. The configurations associated with application are pre-populated in the main tab of these launch configurations.
- 7. Click the **Device Initialization** tab in the launch configurations and check the settings here

Notice that there is a configuration path to the initialization TCL file. The path of ps7\_init.tcl is mentioned here. This is file that was exported when you exported your design to SDK; it contains the initialization information for the processing system.



- (HINT: If you moved the project, you should delete the previous run configuration and create a new one)
- 8. The STDIO Connection tab is available in the launch configurations settings. You can use this to have your STDIO connected to the console. We will not use this now because we have already launched a serial communication utility. There are more options in launch configurations but we will focus on them later.
- 9. Click Apply and then Run.
- 10. If you get a Reset Status dialog box indicating that the current launch will reset the entire system, click **OK**.
- 11. You should see something similar to the following on your serial console:

```
Hello World

-- ZedBoard HDMI Display Controller
-- HDMI IIC Initialization ...

Clear Frame Buffer
Video Frame Buffer Initialization ...
Video DMA (Output Side) Initialization ...

Video Timing Controller (generator) Initialization ...

Video Resolution = 1080P

Generate Color Bars

HDMI Output Re-Initialization ...

Done

Press ENTER to re-start ...
```

To re-start the detection of the HDMI input source, press ENTER.

You have successfully executed the HDMI display controller on hardware!



# References

The following reference provides links to documentation for video intellectual property (IP).

- Video and Image Processing IP
   http://www.xilinx.com/ipcenter/video/video\_core\_listing.htm
- Video Timing Controller
   <a href="http://www.xilinx.com/products/intellectual-property/EF-DI-VID-TIMING.htm">http://www.xilinx.com/products/intellectual-property/EF-DI-VID-TIMING.htm</a>
- Video Input to AXI4-Stream
   http://www.xilinx.com/products/intellectual-property/video\_in\_to\_axi4\_stream.htm
- 4. AXI4-Stream to Video Output http://www.xilinx.com/products/intellectual-property/axi4\_stream\_to\_video\_out.htm
- AXI Video DMA
   http://www.xilinx.com/products/intellectual-property/axi\_video\_dma.htm

The following reference provides links to documentation for AXI interconnect.

- 6. UG761 AXI Reference Guide
- 7. PG065 AXI4-Stream Infrastructure



# **Known Issues and Limitations**

The following issues are known to exist. When applicable, the workaround used is described.

## Hello World Template – error: conflicting types for 'print'

The "Hello World" C project template has an issue that may manifest itself depending on which drivers are included in the design.

The "print( .... )" declaration does not match the declaration in the xil\_printf.h file and will result in the following error:

```
helloworld.c:29:6: error: conflicting types for 'print' xil_printf.h:39:6: note: previous declaration of 'print' was here
```

The solution is to simply fix the "print( ... )" declaration as shown below.

```
//void print(char *str);
void print( const char *ptr);
```



# **Troubleshooting**

